Novel approaches to low leakage and area efficient VLSI design

dc.contributor.authorIzma, T.,
dc.contributor.authorBarua, P.,
dc.contributor.authorRahman, Md.R.,
dc.contributor.authorSengupta, P.,
dc.contributor.authorIslam, M.S.
dc.date.accessioned2025-04-21T05:47:52Z
dc.date.issued2012-05-18
dc.description.abstractThe development of digital integrated circuits is challenged by higher power consumption. The combination of higher clock speeds, greater functional integration, and smaller process geometries has contributed to significant growth in power density. Scaling improves transistor density and functionality on a chip. Scaling helps to increase speed and frequency of operation and hence higher performance. As voltages scale downward with the geometries threshold voltages must also decrease to gain the performance advantages of the new technology but leakage current increases exponentially. Thinner gate oxides have led to an increase in gate leakage current. Today leakage power has become an increasingly important issue in processor hardware and software design. With the main component of leakage, the sub-threshold current, exponentially increasing with decreasing device dimensions, leakage commands an ever increasing share in the processor power consumption. In 65 nm and below technologies, leakage accounts for 30-40% of processor power. According to the International Technology Roadmap for Semiconductors (ITRS) [1], leakage power dissipation may eventually dominate total power consumption as technology feature sizes shrink. While there are several process technology and circuit-level solutions to reduce leakage in processors, we propose novel approaches for reducing both leakage and dynamic power with minimum possible area and delay trade off.
dc.identifier.citationIzma, T., Barua, P., Rahman, M. R., Sengupta, P., & Islam, M. S. (2012, May). Novel approaches to low leakage and area efficient vlsi design. In 2012 International Conference on Informatics, Electronics & Vision (ICIEV) (pp. 316-319). IEEE.
dc.identifier.isbn978-146731151-9
dc.identifier.urihttp://dspace.uttarauniversity.edu.bd:4000/handle/123456789/228
dc.language.isoen
dc.subjectClock speed
dc.subjectCurrent increase
dc.subjectDynamic Power
dc.subjectFeature sizes
dc.subjectFrequency of operation
dc.subjectFunctional integration
dc.subjectGate oxide
dc.subjectGate-leakage current
dc.subjectHardware and software
dc.subjectInternational Technology Roadmap for Semiconductors
dc.subjectLeakage power
dc.subjectLow leakage
dc.subjectPower densities
dc.subjectProcess geometries
dc.subjectProcess Technologies
dc.subjectProcessor power
dc.subjectProcessor power consumption
dc.subjectSub-threshold current
dc.subjectTotal power consumption
dc.subjectTrade off
dc.subjectTransistor density
dc.subjectVLSI design
dc.titleNovel approaches to low leakage and area efficient VLSI design
dc.typeOther

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
izma2012.pdf
Size:
1.5 MB
Format:
Adobe Portable Document Format

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed to upon submission
Description:

Collections